Introduction
High-precision remote distance sensing using radar [Reference Koelpin, Lurz, Linz, Mann, Will and Lindner1], direction-of-arrival detection [Reference Tegowski, Wenzel and Koelpin2], and communication receiver systems [Reference Tatu, Moldovan, Wu and Bosisio3] are just a few examples of numerous microwave and millimeter-wave applications whose working principles rely on phase difference measurements. Besides mixer-based approaches, these can be conducted with six-port interferometers, which are low-cost, easy to implement, and provide high resolution [Reference Koelpin, Lurz, Linz, Mann, Will and Lindner1]. Here, the phase difference of two input signals is determined from the powers of four output signals obtained by superimposing the inputs under four different relative phase shifts.
Six-port junctions have been realized in different technologies such as microstrip [Reference Tatu, Moldovan, Wu and Bosisio3], waveguide [Reference Zarifi, Farahbakhsh and Zaman4], and substrate integrated waveguide (SIW) [Reference Djerafi, Boutayeb, Wu, Daigle and Zhang5–Reference Tegowski and Koelpin8] using quadrature hybrid couplers, power dividers and phase shifters. Waveguides outperform components implemented on printed circuit boards (PCB), such as microstrip and SIW, regarding material losses, but they are heavy and costly. Microstrip technology is advantageous as it supports surface-mounted devices (SMD) for matched terminations or Wilkinson power dividers. However, it is inferior to SIW and waveguide technology with respect to shielding. SIWs implement waveguide-like properties on PCBs [Reference Xu, Zhang, Hong, Wu and Cui9, Reference Xu and Wu10] and have been subject of extensive research over the last 20 years, which yielded a multitude of passive component implementations including their miniaturization and transitions to different transmission line types.
SIW six-ports usually employ H-plane components with reactive power dividers [Reference Djerafi, Boutayeb, Wu, Daigle and Zhang5–Reference Cano, Villa, Mediavilla and Artal7], which, in addition to large size, results in poor matching and isolation of their output ports. As a consequence, mismatched outputs, e.g., caused by diode power detectors, distort the amplitude and phase relationships under which the input signals are superimposed. Although H-plane SIW power dividers with sufficient isolation are realizable, they either require the insertion of slots bridged by SMD resistors [Reference Djerafi, Hammou, Wu and Tatu11], or terminations of additional ports [Reference Huang, Jin, Zhou, Leng and Bozzi12], which impairs shielding and compactness, respectively. In contrast, E-plane SIW dividers are based on a bifurcation, in which a thick-film resistor can be deposited, which enhances output matching and isolation [Reference Rave and Jacob13, Reference Pasian, Silvestri, Rave, Bozzi, Perregrini, Jacob and Samanta14].
Tegowski and Koelpin [Reference Tegowski and Koelpin8] introduce a multilayer SIW six-port approach by combining E-plane power dividers with H-plane couplers. This concept achieves a small footprint and additionally provides an alternative layout of in- and output ports compared to conventional SIW six-ports [Reference Djerafi, Boutayeb, Wu, Daigle and Zhang5–Reference Cano, Villa, Mediavilla and Artal7]. As illustrated by the generic schematic in Fig. 1(a), the inputs and the output pairs are orientated anti-parallel and, thus, located on opposing sides in a conventional six-port. In the stacked six-port concept, see Fig. 1(b), the inputs run parallel next to each other and all outputs are located on the side opposing the inputs. This configuration inherently separates radio-frequency from baseband circuitry, which is connected to the outputs.
Although the stacked concept achieves a small footprint compared to other SIW six-ports [Reference Tegowski and Koelpin8], it likewise suffers from being prone to mismatched outputs because of the applied reactive dividers. By enhancing the output matching and isolation through embeddedcarbon resistive films, [Reference Tegowski and Koelpin15] advances the above six-port concept regarding its electrical performance. The improvement maintains the small footprint of [Reference Tegowski and Koelpin8], thus, yielding a compact and robust SIW six-port. However, the output ports in the stacked SIW topology presented in [Reference Tegowski and Koelpin8] and [Reference Tegowski and Koelpin15] are located on both sides of a symmetrical three-layer PCB, see Fig. 1(b). Depending on system and PCB layout requirements, for instance, resulting from separation of antennas and RF circuitry [Reference Tegowski, Wenzel and Koelpin2] this output port configuration may be unfavorable.
This article extends the work presented at the 2023 53rd European Microwave Conference and published in its proceedings [Reference Tegowski and Koelpin15] by proposing a modified stacked SIW six-port design. It is equipped with tailored transitions, which transfer all outputs either to the top or the bottom layer, see Fig. 1(c). The amplitude balance is corrected using an asymmetric layer stack.
Section “Fundamentals” reviews six-port fundamentals with emphasis on output matching and isolation. Section “Six-Port Design” describes the design of stacked SIW six-port junctions with integrated resistive films. Besides, it outlines the augmentation approach. Section “Manufacturing and Measurement Results” presents the fabrication and the experimental validation. Section “Conclusion” concludes the article.
Fundamentals
Figure 2 depicts the block diagram of a six-port junction terminated with diode power detectors. Here, the six-port consists of two quadrature hybrid couplers, one inphase and one quadrature power divider. These components superimpose the two input signals a 1 and a 2 under four different relative phase shifts (0∘, 90∘, 180∘, 270∘). The detectors convert the power of the output waves bi (${3\leq i \leq 6}$) to voltages, which, assuming ideal square-law characteristic, obey the relative phase difference $\varphi_{12}=\arg(a_1/a_2)$ between the input signals follows from [Reference Koelpin, Lurz, Linz, Mann, Will and Lindner1]:
Because of the non-zero reflection coefficient at the detectors $\Gamma_{Di}$, the output waves bi are partially reflected and reenter the six-port. The output port matching and output-to-output isolation then determine the magnitude and phase according to which these secondary signals appear at all six-port outputs and thereby degrade the originally constituted amplitude and phase balance. As illustrated in Fig. 2, reactive power dividers mainly contribute to this degradation. Being a reactive three-port network, they cannot simultaneously be matched and isolated at all their ports [Reference Pozar16], and thus, establish multiple closed loops within the six-port. In particular, for perfect input matching and equal power split, their output return loss and isolation is only 6 dB. Accordingly, the six-port itself shows poor output matching and isolation between its output ports. Figure 3(a) studies the above effect for ${\Gamma_{Di} = \Gamma_{D}}$ (${3\leq i \leq 6}$) in the IQ-diagram. It is synthesized according to (1), (2), and the schematic from Fig. 2, which is excited by two input signals with unity magnitudes and varying phase difference. The couplers are assumed to be ideal in terms of return loss and isolation. For a six-port with ideally matched and isolated power dividers (${S^{P_j}_{ii} = S^{P_j}_{32}=0}$), increasing $\Gamma_D$ leads to a diminished radius as less power is delivered to the detectors. In contrast, a six-port with reactive dividers ($|{S^{P_j}_{ii}|=|S^{P_j}_{32}|=0.5}$) suffers from significant deformation of the circle to an ellipse, which is offset with respect to the origin. Fig. 3(b) and (c) reports the amplitude imbalance and offset of the IQ-characteristics [Reference Koelpin, Lurz, Linz, Mann, Will and Lindner1]. Power dividers with output return loss and isolation better than 20 dB make the six-port quite robust even for large mismatches. Otherwise, an individual calibration unique for a particular $\Gamma_D$ becomes inevitable. To improve the six-port robustness in this respect, dividers with resistive elements must be applied.
Six-port design
The herein considered K-/Ka-band SIW six-port design, shown in Fig. 4, accords with the block diagram from Fig. 2 and relies on the concept introduced in [Reference Tegowski and Koelpin8]. It stacks two cruciform H-plane quadrature hybrid couplers using a three-layer stack (heights h 12 and h 23) and employs one inphase and one quadrature E-plane power divider. The latter is based on the concatenation of a bifurcation with a phase shifter, which is realized by the combination of stacked unequal-width equal-length and delay-line phasers integrated in three 90∘-bends [Reference Tegowski and Koelpin8, Reference Cheng, Hong and Wu17]. The output port pairs P3-P4 and P5-P6 are each positioned on top of each other, which yields the topology indicated in Fig. 1(b). To improve the output matching and isolation of the six-port, carbon resistive films are introduced as illustrated in Fig. 4. This preserves the advantages of compactness and integrability in multilayer PCBs while improving the output port matching and the output-to-output isolation. Design details of the quadrature hybrids and the E-plane power divider with a resistive layer can be found in [Reference Toda, Ohta and Kishihara18, Reference Djerafi and Wu19] and [Reference Rave and Jacob13, Reference Pasian, Silvestri, Rave, Bozzi, Perregrini, Jacob and Samanta14], respectively. Using a power divider with a resistive film (similar as at port P1) in front of the phase shifter, would enlarge the footprint, which is unfavorable. Thus, the resistive film is here integrated in the phase shifting section. The six-port is designed by individually optimizing its subcomponents using CST Microwave Studio. The substrate used is Megtron 6 with a relative permittivity of ${\epsilon_{r}=3.62}$ and loss tangent $\tan\delta=0.005$. The nominal SIW width ${a_\text{SIW} = {4.78}\,\mathrm{mm}}$ corresponds to a cutoff frequency of 17.4 GHz. First, a symmetric layer stack with $h_{12}=h_{23}$ is considered such as to achieve an equal power split by the E-plane dividers. Note that the behavior of the subcomponents is invariant with respect to the substrate height due to the fundamental $\text{TE}_{10}$-mode operation. This six-port junction is referred to as SP-1 in the following.
Quadrature power divider with integrated resistive films
The quadrature power divider, whose schematic is provided in Fig. 5, is designed in three steps. The respective intermediate results are presented in Fig. 6. Figure 6(a) depicts the isolation, the in- and the output matching, Fig. 6(b) the amplitude ratio, and Fig. 6(c) the phase balance.
First, the resistive layer is disregarded and the parameters ai and bi are optimized with respect to input matching, amplitude balance, and quadrature phase shift [Reference Tegowski and Koelpin8]. A $\pm 2^\circ$-phase shift flatness between 22 and 28 GHz is targeted. The optimization results are presented in dotted lines in Fig. 6. Since the divider is reactive, the output matching and isolation are only about 7 dB including material losses. In the next step, the resistive region is inserted in layer L2. Amplitude and phase imbalances of the fields in the upper (between L3 and L2) and lower SIW (between L2 and L1) lead to a current in the resistive film, which dissipates the associated power. This establishes matching and isolation of the output ports depending on the conductivity σc, thickness tc and length of the resistive film [Reference Pasian, Silvestri, Rave, Bozzi, Perregrini, Jacob and Samanta14]. Based on a preliminary experimental study, the conductivity of the employed resistive material is determined as $\sigma_c = {2200}\,\mathrm{S/m}$. Besides, a thickness of $t_c=10\,\mu \mathrm m$ is considered. The unequal widths of the upper and lower SIW gradually increase the phase shift between the divided parts of the input signal, thus, generating a current density, which increases toward the end of the phase shifter. As this would impair the insertion loss, the resistive layer is located at the beginning of the phase shifting section, where the phase imbalance is small. The resistive layer length is optimized to achieve an output matching and isolation better than 20 dB. The resulting performance is represented by dash-dotted lines in Fig. 6. The resistive film significantly improves the isolation and output matching compared to the first design step.
Since the resistive layer modifies the SIW propagation constant the initially established phase balance is slightly distorted. This is corrected by a re-optimization of the SIW boundaries, which besides considers all aforementioned goals and minimizes the phase shift error around 24 GHz. As a result, matching and isolation satisfy 20 dB and the phase shift is within $92^\circ \pm 5^\circ$ from 22 to 28 GHz, see solid lines in Fig. 6.
Extended six-port
The stacked configuration of the output ports P3–P4 and P5–P6 requires to locate power detectors on both sides of the PCB making the stacked six-port concept SP-1 inconvenient for applications which do not support double-sided component placement. To resolve this drawback, six-port SP-1 can be implemented on an asymmetric layer stack and extended by appropriate transitions connected to its outputs. Figure 7 illustrates this concept, which will be referred to as six-port SP-2 in the following.
Figure 8 presents the schematic of the proposed output transition. It transfers the two stacked SIWs coming from the six-port outputs, to two SIWs located next to each other on the top layer L3. For this, the lower SIW first reverses its propagation direction by means of two consecutive mittered H-plane 90∘-corners. To rout the signal propagating in the lower SIW to the upper layer, it then passes through an E-plane 180∘-corner. It is implemented by partially removing the middle copper layer L2 and connecting the outer layers with a via row placed at distance s. Parameter c and the iris with opening wy located at position $l-w_x$ adjust the matching of the transition. The upper SIW is continued unaltered to a common reference yz-plane.
Because the six-port already superimposed the input signals under the four relative phase shifts and the phase difference information of the input signals is obtained from the power of the outputs [see (1) and (2)], the unbalanced phase accumulation due to the transition is inconsequential. However, the additional losses associated with the increased path length of the lower signal, disturb the amplitude balance originally established by the six-port. To compensate for this, the layer stack is implemented asymmetric with $h_{23} \lt h_{12}$. This is purposeful since the E-plane dividers split the incident power according to the height ratios $h_{23}/(h_{12}+h_{23})$ and $h_{12}/(h_{12}+h_{23})$ for the SIW between layers L2–L3 and L1–L2, respectively. Accordingly, the unequal power split is selected such as to equalize the transition insertion loss of the bottom SIW. In this case, the height ratio $h_{12}/h_{23}$ satisfies
where $\text{IL}_\text{dB}^\text{Trans}$ is the total insertion loss (in dB) of the transition and $\text{IL}_\text{dB}^\text{c,12}$ is the mean insertion loss (in dB) associated with conductive losses of six-port SP-1 (implemented with height h 12) excluding 6 dB power division loss. Since for fundamental $\text{TE}_{10}$-mode operation dielectric losses do not scale with the SIW height [Reference Pozar16], they cancel out in the loss balance (3). $\text{IL}_\text{dB}^\text{c, 12}$ is estimated by full-wave simulation of the forward transmission magnitudes considering the dielectric as lossfree. Setting $h_{12}={0.3}\,\mathrm{mm}$, one obtains $\text{IL}_\text{dB}^\text{c, 12}={0.4}\,\mathrm{dB}$ and $\text{IL}_\text{dB}^\text{Trans} = {0.8}\,\mathrm{dB}$, which based on (3) leads to $h_{23}\approx{0.25}\,\mathrm{mm}$. Note that the concept equivalently applies to transfer the outputs to the bottom instead of the top layer.
Figure 9 shows the simulated scattering parameters of the transition, which is optimized for the determined asymmetric layer stack. From 22 to 29 GHz, the matching exceeds 19 dB.
Manufacturing and measurement results
The quadrature power divider and both six-port designs SP-1 and SP-2 are fabricated with standard PCB processing techniques on Panasonic Megtron 6 substrates with a relative permittivity (loss tangent) of 3.62 (0.005). The layer stacks shown in Fig. 10 implement a symmetric stack for the quadrature power divider and six-port SP-1 (Fig. 10(a)), and an asymmetric stack for six-port SP-2 (Fig. 10(b)), respectively. To manufacture the resistive films, first a cavity is etched in layer L2, which is filled with Peters SD 2843 HAL carbon conductive-ink. After curing, the PCB is manually sanded to achieve a flat surface and the desired thickness. Subsequent electroplating completely covers the carbon film with copper, which is then freed during structuring of layer L2 expect for a small surrounding overlap. This ensures proper electrical contact at the edges [Reference Deutschmann, Erkelenz and Jacob20].
Quadrature power divider
Figure 11 presents the manufactured quadrature power divider with indicated calibration reference planes at which a three-port unknown-through-open-short-match (UOSM) calibration with two offset shorts instead of an open and a match standard is performed. The reference planes are accessed via SIW-to-grounded-coplanar-waveguide transitions and coaxial connectors. Figure 12 presents the simulation and the measurement results acquired by a vector network analyzer (Rohde&Schwarz ZVA50). The input return loss is better than 19 dB from 21 to $28.5\, \text{GHz}$. The output return losses exceed 13 dB and the isolation 19 dB from 22 to 28 GHz. The discrepancy compared to simulation results is related to manufacturing tolerances including the conductivity variance of the carbon conductive-ink [Reference Pasian, Silvestri, Rave, Bozzi, Perregrini, Jacob and Samanta14]. The amplitude and phase balance deviate by less than 0.5 dB and 5∘ in measurement, respectively.
Six-port junctions
Figures 13 and 14 present the manufactured six-ports SP-1 and SP-2, respectively. Figure 13(a) and (b) shows an intermediate fabrication result after depositing the carbon film and drilling the vias between layers L2 and L1. The fabricated prototypes are characterized with a four-port vector network analyzer (Rohde&Schwarz ZVA50) by measuring ports {P1, P2, P3, P4}, {P1, P2, P5, P6}, and {P3, P4, P5, P6}, respectively. Unused ports are terminated with a matched load. 2.92 mm-connector jacks (Rosenberger 02K80F-40ML5) and appropriate transitions are provided to access the SIW ports as shown in Figs, 13(d)–(e) and 14(a), respectively. The calibration planes correspond with the connector reference planes highlighted in green. For comparability, the simulation results account for the entire transitions including the 2.92 mm-connectors, which in total show a simulated maximum insertion loss of 1.0 dB. Dimensions not reported in this article are consistent with those in [Reference Tegowski and Koelpin8].
Six-port SP-1
Figure 15(a) presents the input matching and input-to-input isolation of six-port SP-1, which qualitatively agree with the simulation. From 22 to 30 GHz, the matching is better than 17 dB, while the isolation exceeds 20 dB above 22.5 GHz. The forward transmission coefficients responsible for the intended superposition of the input signals are evaluated in Fig. 15(b)–(e). The in-band transmission magnitude varies around ${|S_{i1}|={-8.5}\,\mathrm{dB}}$ and ${|S_{i2}|={-9.5}\,\mathrm{dB}}$, respectively. This leads to a transmission ratio $|S_{i1}|/|S_{i2}|$ (Fig. 15(d)) of approximately 1 dB, which is related to the additional electrical length of the phase shifter. For both input ports P1 and P2, the measured transmission to ports P3 and P5 is smaller than the one to ports P4 and P6. This imbalance results from a minor asymmetry of the fabricated layer stack (see Fig. 13(c)) being caused by the two layers of prepreg used to enhance the adhesion during bonding. Thus, in contrast to simulation, an unintended, unequal power split by the E-plane bifurcations results. As reported in Fig. 15(e), the fabricated six-port constitutes the required relative phase differences. From 22.5 to 28.5 GHz, the maximum absolute deviation with respect to the intended values is less than 6.5∘.
The introduced resistive layers limit the output return loss (Fig. 16(a)) to 13 dB between 22 and 28.5 GHz. Discrepancies between simulation and measurement are associated with thickness and conductivity tolerances of the resistive film [Reference Pasian, Silvestri, Rave, Bozzi, Perregrini, Jacob and Samanta14] as well as its structural inhomogeneity and porosity (see Fig. 13(b)). The latter effect could be mitigated by multiple subsequent carbon deposition and sanding processes. At 24 GHz, a matching better than 19 dB is achieved at all ports. Because of the six-port topology, the output-to-output transmissions can be grouped into three pairs: S 65 and S 43 (superposed outputs), S 63 and S 54 (crosswise superposed outputs), and S 53 and S 64 (outputs of the same couplers). Above 23 GHz, the output-to-output isolation, reported in Fig. 16(b), exceeds 20 dB. As in simulation, the respective pairs exhibit similar progression over frequency. The reduction of isolation for S 53 and S 64 toward lower frequencies is dictated by the isolation of the quadrature hybrids. Since the connector transitions only add about 2 dB to the measured insertion loss, the introduced resistive films establish the improvement in output matching and isolation. Meanwhile, the occupied area of six-port SP-1 (as depicted in Fig. 4) is ${204}\,\mathrm{mm}^2$ and, thus, the same as in [Reference Tegowski and Koelpin8].
Six-port SP-2
As shown in Fig. 17(a), six-port SP-2 achieves an input matching better than 15 dB above 22 GHz in measurement. The isolation is more than 20 dB in accordance with simulation. The forward transmission magnitudes shown in Fig. 17(b) and (c) vary about ${|S_{i1}|={-8.7}\,\mathrm{dB}}$ and ${|S_{i2}|={-9.7}\,\mathrm{dB}}$, respectively. The combination of the intentionally achieved layer stack asymmetry, see Fig. 14(b), and the output transition losses equalize the transmission magnitudes to all output ports. The increased insertion loss to ports P3 and P5 compared with simulation is linked with increased losses of the output transition, which, however, favors the amplitude balance. The relative phase differences evaluated in Fig. 17(e) deviate by less than 10∘ from the intended ones within 22 to 28 GHz.
The output return loss, shown in Fig. 18(a), is better than 12 dB above 22 GHz. The output-to-output isolation (Fig. 18(b)) behaves similar as for SP-1. Above 23 GHz, it exceeds 19 dB for all output port combinations.
The output transitions increase the area occupied by SP-2 to ${227}\,\mathrm{mm}^2$ on the top layer L3 and ${348}\,\mathrm{mm}^2$ on the bottom layer L1. However, diode power detectors can be placed on layer L3 above the SIW output transition without affecting it.
IQ-diagrams and comparison
To verify the robustness of both six-port designs with respect to output mismatch, Fig. 19(a) and (b) examines synthesized IQ-diagrams for different output terminations. These are calculated by solving for the magnitude of the outgoing waves b 3, b 4, b 5, and b 6 (as defined in Fig. 2) if two input waves a 1 and a 2 with equal amplitude but varying relative phase shift are supplied. For this, the measured scattering parameters of SP-1 and SP-2 are employed, respectively. The slightly elliptical shapes stem from the unintended layer stack asymmetry of the manufactured component in case of SP-1 (see Fig. 13(c) and the increased phase imbalance in case of SP-2, respectively. However, an increasing termination reflection coefficient does not distort the IQ-characteristic for both designs, which proves the achieved enhancement in output matching and isolation compared to purely reactive SIW six-ports. Fig. 19(c) and (d) support this finding, as the retrieved amplitude balance and offset are fairly flat over the considered range of mismatch values. From ${\Gamma_{D}={-25}\,\mathrm{dB}}$ to ${\Gamma_{D}={-5}\,\mathrm{dB}}$, the change in amplitude balance is below 5%.
Table 1 compares SP-1 and SP-2 with SIW six-port junctions presented in literature, focusing on output matching and isolation performance as well as size. The designs in [Reference Djerafi, Boutayeb, Wu, Daigle and Zhang5] and [Reference Xu, Bosisio and Wu6] rely on a two-layer stack whereas [Reference Tegowski and Koelpin8], SP-1, and SP-2 require a three-layer stack. The design in [Reference Djerafi, Boutayeb, Wu, Daigle and Zhang5] implements the six-port with an input quadrature hybrid instead of a quadrature power divider. The additional residual port is terminated by a thin titanium film deposited on the top layer, which enhances output return loss and isolation compared to the entirely reactive designs in [Reference Xu, Bosisio and Wu6] and [Reference Tegowski and Koelpin8]. The proposed six-ports provide the highest output return loss and isolation while maintaining a compact size. This is achieved by employing embedded resistive films, which do not significantly enlarge the size of the compact stacked SIW concept [Reference Tegowski and Koelpin8]. The size difference between SP-1 and SP-2 is due to the output transitions, which for some applications may be inevitable for power detector placement and PCB layout requirements. Huebner et al. [Reference Huebner, Tegowski and Koelpin21] presents an implementation of SP-2 including power detectors in a practical system.
$f_{c1}$, $f_{c2}$: lower/upper frequency limit (in GHz) for input return loss larger than ${15}\,\mathrm{dB}$.
$\text{ISO}_\text{OUT}$: output-to-output isolation (in dB).
$\text{RL}_\text{OUT}$: output return loss (in dB).
RE: contains resistive elements.
$A_{c1}^\prime$: area normalized to squared substrate wavelength at $f_{c1}$.
a : limit by measurement range.
b : theoretical values based on block diagram (no measurement results).
c : top layer, bottom layer: $A_{c1}^\prime=6.78$.
Conclusion
This article presents compact K-/Ka-band multilayer, stacked SIW six-port junctions with embedded thick-film resistors. The latter improve the matching and isolation of the output ports making the six-ports robust to mismatched terminations. The two design concepts discussed differ in their output port configuration. The outputs are either stacked in pairs or located next to each other on the same layer. The latter design is based on a tailored transition and an asymmetric layer stack to equalize the amplitude balance. Measurements of the fabricated prototypes validate the concepts. The proposed six-ports are compact, fully shielded, robust to output terminations, and integrable in multilayer PCBs.
Competing interests
The authors report no conflict of interest.
Bartosz Tegowski was born in 1997. He received the B.Sc. and M.Sc. degrees in electrical engineering from the Hamburg University of Technology, Hamburg, Germany, in 2019 and 2021, respectively, where he is currently pursuing the Ph.D. degree at the Institute of High-Frequency Technology. His current research interests include microwave filter design, electromagnetic theory, and interferometric radar systems. Mr. Tegowski was a recipient of the Science Award of the Gisela and Erwin Sick Foundation and the First Prize from the 3-D-Printed Surface-Mounted Filter Student Design Competition of the IEEE International Microwave Symposium in 2023. He serves as a reviewer for the IEEE Microwave and Wireless Technology Letters.
Alexander Koelpin received the Diploma degree in electrical engineering and the Ph.D. and Habilitation degrees from the University of Erlangen–Nuremberg (FAU), Erlangen, Germany, in 2005, 2010, and 2014, respectively. From 2005 to May 2017, he was with the Institute for Electronics Engineering, FAU. From 2007 to 2010, he was a Team Leader, from 2010 to 2015, a Group Leader of Circuits, Systems, and Hardware Test, and since 2015, he has been a Leader of the Group Electronic Systems. From June 2017 to February 2020, he was a Professor and the Head of the Chair for Electronics and Sensor Systems with the Brandenburg University of Technology Cottbus–Senftenberg, Cottbus, Germany. Since March 2020, he has been with the Hamburg University of Technology, Hamburg, Germany, as a Professor and the Head of the Institute of High-Frequency Technology. He has authored or coauthored more than 300 publications in his areas of interest. He serves as a reviewer for several journals and conferences. His research interests are in the areas of microwave circuits and systems, radar and wireless sensing, wireless communication systems, local positioning, and six-port technology. Dr. Koelpin was a member of the Commission A: Electromagnetic Metrology of U.R.S.I. from 2012 to 2017. He has been an Elected Member since 2018 and has been the Vice Chair of the IEEE MTT-S/AP German Chapter Executive Board since 2020. He has received the IEEE MTT-S Outstanding Young Engineer Award in 2016 and the ITG Award of the German VDE in 2017. He was the Chair of the IEEE MTT-S Technical Committee MTT-24, from 2018 to 2020. He served as the Conference Co-Chair for the IEEE Topical Conference on Wireless Sensors and Sensor Networks, the Conference Chair for the 2020 German Microwave Conference, the Technical Program Chair for IEEE Radio and Wireless Week 2021, and the General Chair for IEEE Radio and Wireless Week 2023.